# Lab 1

# Step 1

a. Screen capture of spectrum plots of the initial waveforms



b. Screen capture of spectrum plots after adding Digital FIR Filter block



c. Screen capture of resource utilization output



d. Screen capture of final block diagram



e. Compare your results with the tutorial results and note any differences or if the same

No differences were noticed. As expected, 6 DSP blocks are used. The resource utilization matches the tutorial exactly.

## Step 2

a. Screen capture of resource utilization output for higher frequency in Generate step



b. Compare your results with the tutorial results and note any differences or if the same.

No differences were noticed. As expected, only 1 DSP block is now used to accomplish the same task, due to the higher frequency.

## Step 3

a. Screen capture of final block diagram using discrete components



b. Screen capture of spectrum plots



Screen capture of resource utilization output



d. Compare your results with the tutorial results and note any differences or if the same

No differences were noticed. The resource utilization matches the tutorial exactly.

### Step 4

a. Part 1, Screen capture of spectrum plots of floating-point version





b. Part 1, Screen capture of floating-point resource utilization output

| ost Synthesis Resources: | Clicking on an instance name highlights correspondi | ng block/subsystem in the model |              |                    |  |
|--------------------------|-----------------------------------------------------|---------------------------------|--------------|--------------------|--|
|                          |                                                     |                                 |              |                    |  |
| ame                      | BRAMs (140)                                         | DSPs (220)                      | LUTs (53200) | Registers (106400) |  |
| Lab1_4_1                 |                                                     | 0                               | 33           | 5145               |  |
| ▼ FIR                    |                                                     | 0                               | 33           | 5145               |  |
| Mult9                    |                                                     | 0                               | 3            | 68                 |  |
| Mult8                    |                                                     | 0                               | 3            | 67                 |  |
| Mult7                    |                                                     | 0                               | 3            | 68                 |  |
| Mult6                    |                                                     | 0                               | 3            | 68                 |  |
| Mult5                    |                                                     | 0                               | 3            | 68                 |  |
| Mult4                    |                                                     | 0                               | 3            | 67                 |  |
| Mult3                    |                                                     | 0                               | 3            | 68                 |  |
| Mult2                    |                                                     | 0                               | 3            | 67                 |  |
| Mult11                   |                                                     | 0                               | 3            | 67                 |  |
| Mult10                   |                                                     | 0                               | 3            | 67                 |  |
| Mult1                    |                                                     | 0                               | 3            | 67                 |  |
| Delay9                   |                                                     | 0                               | 0            | 32                 |  |
| Delay8                   |                                                     | 0                               | 0            | 32                 |  |
| Delay7                   |                                                     | 0                               | 0            | 32                 |  |
| Delay6                   |                                                     | 0                               | 0            | 32                 |  |
| Delay5                   |                                                     | 0                               | 0            | 32                 |  |
| Delay4                   |                                                     | 0                               | 0            | 32                 |  |
| Delay3                   |                                                     | 0                               | 0            | 32                 |  |
| Delay2                   |                                                     | 0                               | 0            | 32                 |  |
| Delay10                  |                                                     | 0                               | 0            | 32                 |  |
| Delay1                   |                                                     | 0                               | 0            | 32                 |  |
| AddSub9                  |                                                     | 0                               | 0            | 379                |  |
| AddSub8                  |                                                     | 0                               | 0            | 379                |  |
| AddSub7                  |                                                     | 0                               | 0            | 379                |  |
| AddSub6                  |                                                     | 0                               | 0            | 379                |  |
| AddSub5                  |                                                     | 0                               | 0            | 379                |  |
| AddSub4                  |                                                     | 0                               | 0            | 379                |  |
| AddSub3                  |                                                     | 0                               | 0            | 379                |  |
| AddSub2                  |                                                     | 0                               | 0            | 379                |  |
| AddSub11                 |                                                     | 0                               | 0            | 379                |  |
| AddSub10                 |                                                     | 0                               | 0            | 379                |  |
| AddSub1                  |                                                     | 0                               | 0            | 293                |  |

- c. Part 1, Compare your results with the tutorial results and note any differences or if the same No differences were noticed. The resource utilization matches the tutorial exactly.
- d. Part 2, Screen capture of scope results for fixed-point version initial version



e. Part 2, Screen capture of scope results for fixed-point version – after changing reinterpret and convert blocks



f. Part 2, Screen capture of floating-point resource utilization output



g. Part 2, Compare your results with the tutorial results and note any differences or if the same No differences were noticed. The resource utilization matches the tutorial exactly.

### Lab 2

### Step 1

a. Include your state\_machine.m code

A screenshot is provided below, and the file is attached to Canvas along with this submission.

```
function matched = state_machine(din)
   persistent state, state = xl_state(0, {xlUnsigned, 3, 0});
   matched = 0;
   switch state
       case 0
           if din == 1
               state = 1;
               state = 0;
           end
       case 1
           if din == 1
               state = 1;
               state = 2;
           end
       case 2
           if din == 1
               state = 3;
           else
               state = 0;
           end
       case 3
           if din == 1
               state = 4;
               state = 2;
           end
       case 4
           if din == 1
               state = 1;
           else
               state = 0;
           matched = 1;
           end
       otherwise
   end
```

b. Screen capture of final block diagram



c. Screen capture of output waveform



d. Compare your results with the tutorial results and note any differences or if the same

No differences were noticed. The output waveform matches that of the tutorial.

# Step 2

# a. Screen capture of final block diagram







b. Screen capture of final output waveform



c. Compare your results with the tutorial results and note any differences or if the same No differences were noticed. The scope waveforms match those of the tutorial.

### Lab 3

### Step 1

a. Screen capture of timing analyzer results – realize that the Kintex -3 part will have less timing error than the Zynq Artix -1 part

For Zynq 7020 -1 speed grade (Artix PL):



For Zynq 7045 -2 speed grade, as found on the ZC706 evaluation board (Kintex PL):



b. Modify latency in various blocks in order to pass timing. This may be different than the suggestion in the tutorial. Explain your process.

I modified the latency of the multiplier in "subsystem1" from 1 to 2 cycles as suggested in the tutorial in order to meet timing for the Kintex device. It does not seem feasible to meet timing on the Artix device with the same 2ns clock period, even after significantly increasing latency of the multiplier and adder. Shown below are the results of the latency modification for the Kintex device.

c. Screen capture of timing analyzer results – passing – after modifications



### Step 2

a. Screen capture of resource analyzer results for the Zyng Artix chip



b. Compare your results with the tutorial results and note any differences or if the same

For the Kintex part, increasing the multiplier latency from 1 cycle to 2 cycles indeed resolved the single timing issue, as expected from the tutorial.

### **CUDA Lab**

a. Screen capture of debug results window for arraySize = 10, threads = size, blocks = 1 initial parameters

```
Microsoft Visual Studio Debug Console

Performance= 1.6192 Mops/s, Time= 0.0062 msec, Size= 10 Ops
WorkgroupSize: Threads= 10, Blocks= 1, Total Threads= 10

Vector length is 10
First 8 values {1,2,3,4,5,6,7,8} + {10,20,30,40,50,60,70,80} = {11,22,33,44,55,66,77,88}
Final 2 values of vector {9,10} + {90,100} = {99,110}

C:\ELEC522\asc8\prj1\Project1_CUDA_Files\Proj1\x64\Debug\Proj1.exe (process 23536) exited with code 0.

Press any key to close this window . . .
```

b. Include table of results for all of the arraySize values listed in the problem: 100, 200, 500, 750, 1000, 1250, 1500, 2000, 5000, 10000, 25000, and 64000. Table should record: Performance in Mops/s, Time, Size, Threads, Blocks, and Total Threads

| Performance in Mops/s | Time   | Size  | Threads | Blocks | Total Threads |
|-----------------------|--------|-------|---------|--------|---------------|
| 1.6192                | 0.0062 | 10    | 10      | 1      | 10            |
| 29.3427               | 0.0068 | 200   | 200     | 1      | 200           |
| 80.1282               | 0.0062 | 500   | 500     | 1      | 500           |
| 120.8119              | 0.0062 | 750   | 750     | 1      | 750           |
| 150.2404              | 0.0067 | 1000  | 1000    | 1      | 1000          |
| 159.4388              | 0.0078 | 1250  | 1024    | 2      | 2048          |
| 205.5921              | 0.0073 | 1500  | 1024    | 2      | 2048          |
| 245.098               | 0.0082 | 2000  | 1024    | 2      | 2048          |
| 645.6612              | 0.0077 | 5000  | 1024    | 5      | 5120          |
| 1509.6618             | 0.0066 | 10000 | 1024    | 10     | 10240         |
| 2959.2804             | 0.0084 | 25000 | 1024    | 25     | 25600         |
| 6024.0966             | 0.0106 | 64000 | 1024    | 63     | 64512         |

c. What happens at arraySize = 1250 with the original threads and blocks value? Explain.

At arraySize = 1250, the maximum number of threads per block has been exceeded if the number of blocks is still set to 1024. The number of threads must be limited to 1024 at this point, and the number of blocks must be increased so that at least as many threads are available as the number of array elements involved.

d. Screen capture of the Debug results for arraySize = 25000

```
Microsoft Visual Studio Debug Console

Performance= 2959.2804 Mops/s, Time= 0.0084 msec, Size= 25000 Ops
WorkgroupSize: Threads= 1024, Blocks= 25, Total Threads= 25600

Vector length is 25000

First 8 values {1,2,3,4,5,6,7,8} + {10,20,30,40,50,60,70,80} = {11,22,33,44,55,66,77,88}

Final 2 values of vector {24999,25000} + {249990,250000} = {274989,275000}

C:\ELEC522\asc8\prjl\Project1_CUDA_Files\Projl\x64\Debug\Proj1.exe (process 19296) exited with code 0.

Press any key to close this window . . .
```

e. With the minimum threads and blocks sizes appropriate for arraySize = 25000, increase the arraySize to 64000. What are the values of the final two values of c? Explain.

When the arraySize is increased to 64000 but the number of blocks is not increased, the values of the sum at the end of the array are zero. This is because not enough threads are being used to cover all the indices in the array (only 25600 total, rather than 64000). The indexing on line 24 makes this clear. A screenshot displaying this condition is shown below.

```
Microsoft Visual Studio Debug Console

Performance= 6134.9689 Mops/s, Time= 0.0104 msec, Size= 64000 Ops
WorkgroupSize: Threads= 1024, Blocks= 25, Total Threads= 25600

Vector length is 64000
First 8 values {1,2,3,4,5,6,7,8} + {10,20,30,40,50,60,70,80} = {11,22,33,44,55,66,77,88}
Final 2 values of vector {63999,64000} + {639990,640000} = {0,0}

C:\ELEC522\asc8\prj1\Project1_CUDA_Files\Proj1\x64\Debug\Proj1.exe (process 22716) exited with code 0.

Press any key to close this window . . .
```

f. Final two values of variable c at 64000 with minimum threads and blocks set for 25000. How did you fix these values?

To fix this problem, the number of blocks must be increased to 63. (I am assuming that the number of threads per block has been kept at the maximum of 1024.) The final correct values of c are shown below.

```
Microsoft Visual Studio Debug Console

Performance= 6024.0966 Mops/s, Time= 0.0106 msec, Size= 64000 Ops
WorkgroupSize: Threads= 1024, Blocks= 63, Total Threads= 64512

Vector length is 64000
First 8 values {1,2,3,4,5,6,7,8} + {10,20,30,40,50,60,70,80} = {11,22,33,44,55,66,77,88}
Final 2 values of vector {63999,64000} + {639990,640000} = {703989,704000}

C:\ELEC522\asc8\prj1\Project1_CUDA_Files\Proj1\x64\Debug\Proj1.exe (process 7956) exited with code 0.

Press any key to close this window . . .
```

q. Analyze your table for the percentage increase in performance, time, and size

All changes are given as the increase relative to the values from the next lower size value.

| Size | Size change | Performance change | Time change |
|------|-------------|--------------------|-------------|
| 10   |             |                    |             |
| 200  | 1900%       | 1712.17%           | 9.68%       |
| 500  | 150%        | 173.08%            | -8.82%      |

| 750   | 50%    | 50.77%  | 0%      |
|-------|--------|---------|---------|
| 1000  | 33.33% | 24.36%  | 8.06%   |
| 1250  | 25%    | 6.12%   | 16.42%  |
| 1500  | 20%    | 28.95%  | -6.41%  |
| 2000  | 33.33% | 19.22%  | 12.33%  |
| 5000  | 150%   | 163.43% | -6.1%   |
| 10000 | 100%   | 133.82% | -14.29% |
| 25000 | 150%   | 96.02%  | 27.27%  |
| 64000 | 156%   | 103.57% | 26.19%  |

From size 10 to size 64000, the performance in Mops/s increases 371941.54%, while the time required only increases 70.97%. The time does not even double despite the array size having increased by a factor of 6400. In general, the vector add for all array sizes tested takes no more than 11 microseconds (and less time for arrays smaller than 64000 elements), and can be variable. In the table of percentage-changes above, these small variations in time are observed between runs; these are to be expected due to variation in other system activity when such a short computation is being measured. A small decrease in the amount of time taken when the array size increases is not necessarily an indication of an anomaly. In summary, this computation scales well across the hardware available on the GPU, and the fact that we see huge improvements in performance with very little (if any) extra time taken indicates that computation on individual array elements is effectively being performed in parallel, without any significant issues with I/O bandwidth.

### h. Include final Proj1\_kernel.cu file

My final Proj1\_kernel.cu file is included along with this submission on Canvas.